## 2023 秋季训练营 Hypervisor虚拟化

AARCH64 Hypercraft虚拟化实现

唐诗美 2023.11

### 整体内容

- AARCH64虚拟化背景知识
- AARCH64 Hypercraft整体概览
- AARCH64 Hypercraft代码解读

#### AARCH64特权级别



ELO (用户态): Applications.

EL1(内核态): OS kernel and associated functions that

are typically described as privileged.

EL2: Hypervisor.

EL3: Secure monitor.

#### AARCH64特权级别切换



- SVC: 用于触发一个Supervisor Call Exception, 使在ELO特权级的用户程序能够请求EL1特权级的操作系统服务。
- HVC:用于触发一个Hypervisor Call Exception,使在EL1特权级的操作系统能 够请求在EL2特权级的虚拟监控程序提供 的服务。
  - SMC: 用于触发一个Secure Monitor Call Exception, 使在正常世界(Normal world) 能够从EL3特权级的固件请求安全世界(Secure world) 提供的服务。
- ERET:用于异常返回,从当前异常等级返回触发异常前的异常等级。

#### AARCH64内存虚拟化

Address translations when EL3 is using AArch64

Non-secure EL2 VA —————Non-secure EL2 stage 1————— PA, Non-secure only

Non-secure EL1&0 VA ——Non-secure EL1&0 stage 1—▶ IPA ——Non-secure EL1&0 stage 2—▶ PA, Non-secure only

- ARMv8的寄存器
  - 通用寄存器 (x0~x30, 31个, 不包含sp)
  - PSTATE (Process state,程序状态信息的集合,是一组寄存器)
    - CurrentEL、DAIF、SPSel、SP\_ELx、SPSR\_ELx
  - 系统寄存器
    - HCR\_EL2: Hypervisor Configuration Register
    - SCTLR\_ELx: System Control Register
    - TTBR0\_ELx, TTBR1\_EL1: Translation Table Base Register
    - TCR\_ELx: Translation Control Register
    - VTTBR\_EL2, Virtualization Translation Table Base Register
    - VTCR\_EL2, Virtualization Translation Control Register
    - VBAR\_ELx: Vector Base Address Register
  - Float Point寄存器(与虚拟化无关)

### AARCH64 Hypercraft整体概览

- 基于EL2的异常处理
- 虚拟CPU (VCPU)
- 两阶段页表翻译
- 基于设备树的设备透传

目前可运行nimbos与linux (具体编译方法参见文档)



#### AARCH64 Hypercraft整体概览



\_start: 初始化部分寄存器,开启页表翻译, EL2切换为EL1。

rust\_entry: 继续进行初始化工作,如时钟等。

rust\_main: 进行内核的初始化工作。

main: 初始化hypervisor与虚拟机的相关设

置并启动运行虚拟机。

vm.run: 启动虚拟机,使系统跳转到

GuestOS执行。

\_start (modules/axhal/src/platform/aarch64\_common/boot.rs)

```
// set vbar el2 for hypervisor.
                                #[cfg(feature = "hv")]
                                core::arch::asm!("
                                   ldr x8, ={exception_vector_base_el2} // setup vbar_el2 for hypervisor
设置EL2的异常向量表
                                   msr vbar el2, x8
                                          x19, mpidr el1
                                   mrs
                                          x19, x19, #0xfffffff // get current CPU id
                                   and
                                         x20, x0 // save DTB pointer
                                   mov
                                          x8, {boot stack} // setup boot stack
                                   adrp
                                          x8, x8, {boot stack size}
                                   add
                                          sp, x8
                                   mov
                                          {init_boot_page_table}
   设置EL2页表
                                   bl
                                          {init mmu el2}
                                          {init mmu}
                                                               // setup MMU
                                   b1
                                          {switch to el1} // switch to EL1
                                   b1
                                          {enable fp}
                                   bl
                                                              // enable fp/neon
```

main (apps/hv/src/main.rs)

```
// boot cpu
                       PerCpu:: < HyperCraftHalImpl>::init(0, 0x4000); // change to pub const CPU STACK SIZE: usize
                       = PAGE SIZE * 128?
                       // get current percpu
                       let pcpu = PerCpu::<HyperCraftHalImpl>::this cpu();
                       // create vcpu, need to change addr for aarch64!
设置guest
                       let gpt = setup_gpm(0x7000_0000, 0x7020_0000).unwrap();
page table
                       let vcpu: VmxVcpu<{unknown}> = pcpu.create vcpu(0).unwrap();
                       let mut vcpus: VmCpus<{unknown}> = VmCpus::new();
                       // add vcpu into vm
                       vcpus.add_vcpu(vcpu).unwrap();
                       let mut vm: VM<HyperCraftHalImpl, GuestPageTable> = VM::new(vcpus, gpt, 0).unwrap();
初始化VCPU
                       vm.init vm vcpu(0, 0x7020 0000, 0x7000 0000);
上下文
                       info!("vm run cpu{}", hart id);
                       // suppose hart id to be 0
启动虚拟机
                       vm.run(0);
```

setup\_gpm (apps/hv/src/main.rs)

创建页表 解析dtb

```
pub fn setup_gpm(dtb: usize, kernel_entry: usize) -> Result<GuestPageTable> {
   let mut gpt: GuestPageTable = GuestPageTable::new()?;
   let meta = MachineMeta::parse(dtb);
```

进行设备 内存映射

```
if let Some(pl011) = meta.pl011 {
    gpt.map_region(
        gpa: pl011.base_address,
        hpa: pl011.base_address,
        pl011.size,
        flags: MappingFlags::READ | MappingFlags::WRITE | MappingFlags::USER,
    )?;
}
```

- guest页表相关结构
  - crate/hypercraft/src/arch/aarch64/ept.rs

```
use page_table::{PageTable64, PagingMetaData};
use page table entry::aarch64::A64PTE;
/// Metadata of AArch64 hypervisor page tables (ipa to hpa).
#[derive(Copy, Clone)]
pub struct A64HVPagingMetaData;
impl PagingMetaData for A64HVPagingMetaData {
    const LEVELS: usize = 3;
    const PA MAX BITS: usize = 48; // In Armv8.0-A, the maximum size for a physical address is 48
    bits.
                                   // The size of the IPA space can be configured in the same way
    const VA MAX BITS: usize = 40; // virtual address space. VTCR EL2.TOSZ controls the size.
/// According to rust shyper, AArch64 translation table.
pub type NestedPageTable<I> = PageTable64<A64HVPagingMetaData, A64PTE, I>;
```

- guest页表接口
  - modules/axrun time/src/gpm.r
     s

```
pub type GuestPagingIfImpl = axhal::paging::PagingIfImpl;
/// Guest Page Table struct\
2 implementations
pub struct GuestPageTable(NestedPageTable<GuestPagingIfImpl>);
impl GuestPageTableTrait for GuestPageTable {
    fn new() -> HyperResult<Self> { ···
    fn map( ···
    ) -> HyperResult<()> { ···
    fn map region(...
    ) -> HyperResult<()> { ···
    fn unmap(&mut self, gpa: GuestPhysAddr) -> HyperResult<()> { ···
    fn translate(&self, gpa: GuestPhysAddr) -> HyperResult<hypercraft::HostPhysAddr> { ···
    fn token(&self) -> usize { ···
} impl GuestPageTableTrait for GuestPageTable
```

vm.init\_vm\_vcpu (crates/hypercraft/src/arch/aarch64/vm.rs)

```
/// Init VM vcpu by vcpu id. Set kernel entry point.
pub fn init_vm_vcpu(&mut self, vcpu_id:usize, kernel_entry_point: usize, device_tree_ipa: usize)
    let vcpu = self.vcpus.get vcpu(vcpu id).unwrap();
    vcpu.init(kernel entry point, device tree ipa);
/// Init Vcpu registers
pub fn init(&mut self, kernel entry point: usize, device tree ipa: usize) {
    self.vcpu arch init(kernel entry point, device tree ipa);
    self.init vm context();
(crates/hypercraft/src/arch/aarch64/vcpu.rs)
```

vcpu.VmCpuRegisters (crates/hypercraft/src/arch/aarch64/vcpu.rs)

```
#[repr(C)]
#[repr(C)]
#[derive(Clone, Debug)]
                                                        #[derive(Copy, Clone, Debug)]
pub struct VmCpuRegisters {
                                                        pub struct Aarch64ContextFrame {
   /// guest trap context
                                                             pub gpr: [u64; 31],
   pub guest_trap_context_regs: ContextFrame_
   /// arceos context
                                                             pub sp: u64,
   pub save for os context regs: ContextFrame,
                                                             pub elr: u64,
   /// virtual machine system regs setting
                                                             pub spsr: u64,
   pub vm system regs: VmContext,
```

(crates/hypercraft/src/arch/aarch64/context\_frame.rs)

vcpu.vcpu\_arch\_init (crates/hypercraft/src/arch/aarch64/vcpu.rs)

 vcpu.init\_vm\_co ntext(crates/hyper craft/src/arch/aarc h64/vcpu.rs)

```
/// Init guest context. Also set some el2 register value.
fn init_vm_context(&mut self) {
    self.regs.vm system regs.cntvoff el2 = 0;
    self.regs.vm_system_regs.sctlr_el1 = 0x30C50830;
    self.regs.vm_system_regs.cntkctl_el1 = 0;
    self.regs.vm_system_regs.pmcr_el0 = 0;
   // self.regs.vm_system_regs.vtcr_el2 = 0x8001355c;
    self.regs.vm_system_regs.vtcr_el2 = (VTCR_EL2::PS::PA_40B_1TB //0b001 36 bits, 64GB.
                                      + VTCR EL2::TG0::Granule4KB
                                      + VTCR EL2::SH0::Inner
                                     + VTCR EL2::ORGN0::NormalWBRAWA
                                     + VTCR EL2::IRGN0::NormalWBRAWA
                                     + VTCR EL2::SL0.val(0b01)
                                     + VTCR_EL2::T0SZ.val(64 - 40)).into();
    //self.regs.vm system regs.hcr el2 = 0x80000001; // Maybe we do not need smc setting?
    passthrough gic.
    self.regs.vm_system_regs.hcr_el2 = (HCR_EL2::VM::Enable
                                    + HCR EL2::RW::EL1IsAarch64).into();
   let mut vmpidr = 0;
    vmpidr |= 1 << 31;
    vmpidr = self.vcpu id;
    self.regs.vm system regs.vmpidr el2 = vmpidr as u64;
    // self.gic ctx reset(); // because of passthrough gic, do not need gic context anymore?
```

vm.run (crates/hypercraft/src/arch/aarch64/vm.rs)

```
/// Run this VM.
 pub fn run(&mut self, vcpu_id: usize) {
     let vcpu = self.vcpus.get_vcpu(vcpu_id).unwrap();
                                                                   (crates/hypercraft/src/arch/aarch64/hvc.rs)
     let vttbr_token = (self.vm_id << 48) | self.gpt.token();</pre>
                                                                   pub fn run guest by trap2el2(token:
     debug!("vttbr_token: 0x{:X}", self.gpt.token());
                                                                   usize, regs_addr: usize) -> usize {
     vcpu.run(vttbr_token);
                                                                       // mode is in x7. hvc type:
                                                                       HVC SYS; event: HVC SYS BOOT
                                                                        hvc_call(token, regs_addr, 0, 0,
                                                                       0, 0, 0, 0)
/// Run this vcpu
pub fn run(&self, vttbr_token: usize) {
    = run_guest_by_trap2el2(vttbr_token, self.vcpu_ctx_addr());
```

(crates/hypercraft/src/arch/aarch64/vcpu.rs)

- hvc\_call (crates/hypercraft/src/arch/aarch64/hvc.rs)
  - 调用hvc指令,使执行流触发异常,跳转到EL2对应的异常向量表处理。
- exception\_vector\_base\_el2 (modules/axhal/src/arch/aarch64/trap\_el2.S)
  - 处理流程:
    - 硬件处理部分(执行HVC)
      - 设置异常处理的上下文(如寄存器ELR\_ELx、SPSR等)
    - 软件处理部分
      - 保存现场(上下文)
      - 根据异常类型执行对应的异常处理函数(此处HVC对应定义在hypercraft中的 lower\_aarch64\_synchronous)
      - 恢复现场 (上下文)
      - ERET
    - 硬件处理部分(执行ERET)
      - 令下一条指令跳转到ELR ELx对应的地址执行

 lower\_aarch64\_s ynchronous (crates/hypercraft/ src/arch/aarch64/e xception.rs)

```
/// deal with lower aarch64 synchronous exception
#[no_mangle]
pub extern "C" fn lower aarch64 synchronous(ctx: &mut ContextFrame)
    info!("lower_aarch64_synchronous exception class:0x{:X}",
    exception_class());
    // current cpu().set context addr(ctx);
    match exception_class() {
        0x24 => {
            // info!("Core[{}] data_abort_handler", cpu_id());
            data abort handler(ctx);
        0x16 => {
            hvc_handler(ctx);
```

- hvc\_handler (crates/hypercraft/src/arch/aarch64/sync.rs)
  - 流程
    - 解析HVC\_TYPE与HVC\_EVENT
    - 调用hvc\_guest\_handler(crates/hypercraft/src/arch/aarch64/hvc.rs)根据传入的HVC\_TYPE参数调用 对应的handler
    - 调用HVC\_TYPE对应的handler,根据传入的HVC\_EVENT执行具体操作。以当前实现的HVC\_SYS\_BOOT事件为例,最终会调用实现定义在hvc.rs中的init\_hv函数
  - 注意: 在if hvc\_type == HVC\_SYS && event == HVC\_SYS\_BOOT这个条件语句中,会保存目前arceos触发这个异常时的寄存器,同时会把当前栈上的上下文覆盖为guest trap context。因为当异常处理完毕用eret返回时,我们需要直接跳转到guest kernel entry执行,所以此处需要将原本的上下文修改为之前vcpu初始化的guest上下文

init\_hv (crates/hypercraft/src/arch/aarch64/hvc.rs)

```
#[inline(never)]
                                          /// hvc handler for initial hv
     参数:
                                          /// x0: root_paddr, x1: vm regs context addr
     guest 页表基址,
                                          fn init hv(root paddr: usize, vm ctx addr: usize)
                                              // cptr el2: Condtrols trapping to EL2 for accesses to the CPACR, Trace functionality
     vm上下文地址
                                                          an registers associated with floating-point and Advanced SIMD execution.
                                              unsafe {
                                                 core::arch::asm!("
                                                     mov x3, xzr
                                                                      // Trap nothing from EL1 to El2.
                                                     msr cptr el2, x3"
                                              msr!(VTTBR EL2, root paddr);
初始化虚拟化相关寄存器
                                              unsafe {
                                                  core::arch::asm!("
                                                     tlbi alle2
                                                                       // Flush tlb
                                                     dsb nsh
                                                     isb"
                                             let regs: &VmCpuRegisters = unsafe{core::mem::transmute(vm_ctx addr)};
初始化虚拟机内部寄存器
                                              // set vm system related register
                                              regs.vm_system_regs.ext_regs_restore();
```

## Q&A